#### Alphanumeric LCD display module 16 characters by 2 lines #### **General Description** MT-16S2S LCD display mode is composed of LSI controller and LCD panel. KB1013VG6 controller manufactured by ANGSTREM OJSC (www.angstrem.ru) is an analogue of HITACHI HD44780 and SAMSUNG KS0066 (except for operation in a 4-bit mode). LCD comes with LED backlight. MT–16S2S appearance is shown in Fig.1. The display module allows displaying 2 lines, 16 characters each. Characters are displayed in 5x8 dot matrix. Intervals between characters have a width of 1 displayed dot. Fig. 1 Each displayed character is assigned a corresponding code in the display module RAM cell. The display module incorporates two types of memory (memory for storing codes for displayed characters and memory of the user character-generator) and LCD panel control logic. The display module dimensions are shown in Fig. 7. **Caution!** Exposure to static electricity of over 30 V must be avoided. #### **Display module features** - The display module features two software-switchable pages of a built-in character generator (available alphabets: Russian, Ukrainian, Belorussian, Kazakh, and English; see Tables 5 and 6); - supports operation on both 8-bit and 4-bit data bus (to be set at initialization); - receives instructions from the data bus (instructions are listed in Table 4); - writes data from the data bus to RAM; - reads data from RAM to the data bus; - reads status to the data bus (see Table 4); - stores up to 8 user-defined character patterns; - returns blinking (or non-blinking) cursor of two types; - backlight and contrast adjustment. #### **Product background** The display module is controlled via 4-bit or 8-bit parallel interface. Timing diagrams are shown in Fig.3 and 4. Dynamic characteristics are listed in Table 2. Interface exchange examples are shown in Fig. 5 and 6. Programmable control is carried out through a set of instructions listed in Table 4. Prior to operating the display module, initial setting shall be performed. The built-in character generator is presented in Tables 5 and 6. The Display module enables setting the patterns for 8 additional characters to be used on an equal basis with the integrated ones. Additional pattern setting is exemplified by Table 3. Table 1. Dynamic characteristics of the display module. | Item | Symbol | Ucc | =5V | U <sub>cc</sub> | <sub>2</sub> =3V | Units | |----------------------------------|-----------------------------------|------|------|-----------------|------------------|--------| | item | Symbol | min. | max. | min. | max. | Offics | | Read/write cycle time | t <sub>cycE</sub> | 500 | - | 1000 | 1 | ns | | Read/write enable pulse duration | PW <sub>EH</sub> | 230 | - | 450 | - | ns | | Rise/fall time | t <sub>Er</sub> , t <sub>Ef</sub> | _ | 20 | - | 25 | ns | | Address preset time | t <sub>AS</sub> | 40 | - | 60 | - | ns | | Address hold time | t <sub>AH</sub> | 10 | _ | 20 | - | ns | | Data output time | t <sub>DDR</sub> | _ | 120 | - | 360 | ns | | Data delay time | t <sub>DHR</sub> | 5 | _ | 5 | - | ns | | Data preset time | t <sub>DSW</sub> | 80 | - | 195 | _ | ns | | Data hold time | t <sub>H</sub> | 10 | _ | 10 | _ | ns | ### **Contrast Adjustment** In 5V display modules, UO pin should be connected to GND pin, while in 3V displays, UO pin should be left unconnected. For contrast adjustment, an external 10kOhm variable resistor R is used. ## DC characteristics of the display module Table 2. DC characteristics. | Iter | Symbol | | U <sub>cc</sub> =5V | | | U <sub>CC</sub> =3/ | Units | | | |----------------------------------------------------------------|----------------------------|------------------|---------------------|-----------------|------|---------------------|-----------------|---------------|----| | 1101 | Cymbol | min. | nom. | max. | min. | nom. | max. | <b>O</b> TING | | | Supply voltage | | U <sub>CC</sub> | 4,5 | 5,0 | 5,5 | 2,7 | 3,0 | 3,6 | V | | Consumption current | | I <sub>CC</sub> | - | 0,8 | 1,0 | - | 0,8 | 1,0 | mA | | Input "High" Voltage a | U <sub>IH</sub> | 2,2 | _ | U <sub>CC</sub> | 2,2 | ı | U <sub>CC</sub> | V | | | Input "Low" Voltage at | U <sub>IL</sub> | -0,3 | _ | 0,6 | -0,3 | 1 | 0,4 | V | | | Output "High" Voltage | U <sub>OH</sub> | 2,4 | - | - | 2,0 | - | - | V | | | Output "Low" Voltage | U <sub>OL</sub> | - | - | 0,4 | - | - | 0,4 | V | | | Backlight current at backlight supply voltage =U <sub>CC</sub> | For amber and yellow-green | I <sub>LED</sub> | _ | 100 | - | _ | 100 | _ | mA | | | For white and sky-blue | I <sub>LED</sub> | _ | 100 | _ | _ | 100 | _ | mA | ### **Timing diagrams** Fig. 3. Read diagram Fig. 4. Write diagram ### 4-bit interface exchange diagram **Note.** In each exchange cycle, all 8 bits (two times by 4 bits) should be transmitted (read or written). Transmission of 4 most significant bits (MSB) not followed by the subsequent transmission of 4 least significant bits (LSB) is not permitted. ### 8-bit interface exchange diagram #### **Initial setup** For operating the display module in a normal mode, the following setup instructions should be issued: **Note.** Bit assignment is specified in Table 4. Upon completion of the above actions the display module switches to the operating condition with the preset parameters. #### **RAM** allocation The display module comprises 80-byte RAM at 0h–27h and 40h–67h addresses for the storage of data (DDRAM) displayed on LCD. The addresses of characters displayed on LCD are allocated as follows: | Charac | cter location # | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | |------------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | A<br>D<br>D<br>R | 1st line | 0h | 1h | 2h | 3h | 4h | 5h | 6h | 7h | 8h | 9h | 0Ah | 0Bh | 0Ch | 0Dh | 0Eh | 0Fh | | E<br>S<br>S | 2nd line | 40h | 41h | 42h | 43h | 44h | 45h | 46h | 47h | 48h | 49h | 4Ah | 4Bh | 4Ch | 4Dh | 4Eh | 4Fh | ### **User-programmable characters** The display module comprises memory for the storage of patterns for 8 user-programmable characters (CGRAM). The codes for these 8 characters are listed in Table 5. Addresses of these character patterns lines are independent of addresses of displayed characters (located in a separate address space). They hold addresses 0h to 3Fh. Each character takes up 8 bytes (0h–7h, 8h–Fh, 10h–17h, ..., 30h–37h, 38h–3Fh). Enumeration of bytes goes in the order of top-to-bottom display on LCD (the first byte is the topmost, and the eighth byte is the bottommost). The last eighth line is used also for displaying the cursor (if an underline cursor is selected). In each byte only 5 LSBs are used (4, 3, 2, 1, 0), 3 MSBs (7,6,5) are arbitrary, as they don't affect displaying. Bit 4 corresponds to the left column of the character matrix, while bit 0 — to the right character column. See example in Table 3. Table 3. | Character code | Address in the character generator | Values in the character generator | | | | | |-----------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------|--|--|--| | 7 6 5 4 3 2 1 0 | 5 4 3 2 1 0 | 7 6 5 4 3 2 1 0 | | | | | | 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 1 0 1 0 0 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | * * * * 1 1 1 1 0<br>1 0 0 0 1<br>1 0 0 0 1<br>1 1 1 1 0<br>1 0 1 0 | 1st character pattern Cursor position | | | | | 0 0 0 0 0 0 0 1 | 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 1 | * * * 1 0 0 0 1<br>0 1 0 1 0<br>1 1 1 1 1<br>0 0 1 0 0<br>1 1 1 1 | 2nd character pattern Cursor position | | | | | | 0 0 0 0 0 0 1 | * * * | | | | | | 00000111 | 1 1 1 1 0 0 1 1 1 1 0 0 1 1 1 1 1 | * * * | | | | | <sup>\* —</sup> the value doesn't affect displaying ### **Description of instructions** Table 4. | Instruction | A0 | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description | Execution time | |----------------------------------|----|-----|-----|-----|-----|-------|--------|-----|-----|---------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------| | Clear<br>Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears display and moves cursor to the leftmost position | 1,5 ms | | Return<br>Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Moves cursor to the left position | 40 μs | | Entry<br>Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ID | SH | Sets cursor to shift<br>directions(ID=0/1—left/right)<br>and enables display shift (SH=1)<br>during write to DDRAM | 40 μs | | Display<br>ON/OFF<br>control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets LCD on (D=1) and selects cursor type(C, B), see Note 4 | 40 μs | | Cursor or<br>Display<br>Shift | 0 | 0 | 0 | 0 | 0 | 1 | SC | RL | Х | Х | Shifts display or cursor<br>(SC=0/1—cursor/display,<br>RL=0/1—left/right) | 40 μs | | Function<br>Set | 0 | 0 | 0 | 0 | 1 | DL | 1 | 0 | Р | 0 | Sets interface data length (DL=0/1—4/8 bits) and character-generator page (P) | 40 μs | | Set CGRAM<br>Address | 0 | 0 | 0 | 1 | ACG | | | | | | Sets address for further opera-<br>tions (and moves cursor to that<br>location) and selects CGRAM<br>space | 40 μs | | Set DDRAM<br>Address | 0 | 0 | 1 | | ADD | | | | | | Sets address for further opera-<br>tions and selects DDRAM space | 40 μs | | Read BUSY<br>flag and<br>Address | 0 | 1 | BS | | | | AC | | | | Reads busy flag and reads address counter contents | 0 | | Write Data<br>to RAM | 1 | 0 | | | , | WRITE | E DATA | | | Writes data to the active space | 40 μs | | | Read Data<br>from RAM | 1 | 1 | | | | READ | DATA | | | | Reads data from the active space | 40 μs | #### Note: - 1. The execution time specified is max. You don't have to observe the execution time provided that the busy flag (BS) is read. As soon as BS=0, you can write the next instruction or data. If prior to instruction issue BS is not checked, the waiting time between instructions shall be longer than the execution time to ensure reliable operation of the display module. - 2. When reading status bit no waiting time is needed. - 3. Capital X any value (0 or 1). - 4. C and B bits in the 'Display ON/OFF control' instruction: - C=0, B=0 cursor off, blinking off; - C=0, B=1 cursor off, blink of cursor position (the entire character in cursor position is blinking); C=1, B=0 cursor on (underline), blinking off; - C=1, B=1 cursor on (underline) cursor blink on (the only blinking). Table 5. Page 0 built-in character generator. Upper code digit character (hex) Table 6. Page 1 built-in character generator. Upper code digit character (hex) Lower code digit character (hex) Table 7. Pinout. | Pin | Symbol | Pin assignment | |-----|-----------------|--------------------------------------------------------------------------| | 1 | GND | Common pin (0V) | | 2 | U <sub>CC</sub> | Supply voltage (3V/5V) | | 3 | U <sub>o</sub> | Contrast adjustment | | 4 | A0 | Address signal — selection between transmission of data and instructions | | 5 | R/W | Read/Write mode selection | | 6 | E | Enable display access (and data strobe) | | 7 | DB0 | Data bus (8-bit operation mode)(LSB in 8-bit operation mode) | | 8 | DB1 | Data bus (8-bit operation mode) | | 9 | DB2 | Data bus (8-bit operation mode) | | 10 | DB3 | Data bus (8-bit operation mode) | | 11 | DB4 | Data bus (8-bit and 4-bit operation modes)(LSB in 4-bit operation mode) | | 12 | DB5 | Data bus (8-bit and 4-bit operation modes) | | 13 | DB6 | Data bus (8-bit and 4-bit operation modes) | | 14 | DB7 | Data bus (8-bit and 4-bit operation modes)(MSB) | | 15 | +LED | + of backlight power supply | | 16 | -LED | - of backlight power supply | | 17 | XRES | Initial setup | | 18 | PSB | Interface selection (parallel/serial) | # MT-16S2S LCD display module dimensions # **Revision History** | Document version | Date | Alterations | Page | |------------------|------------|-------------|------| | 1.0 | 06/18/2013 | Revision 1. | _ | # MELT Co. #### **Address and Contact details** 26 Andronovskoye Chaussee, bld. 5, Moscow Tel./Fax: +7 (495) 662-44-14 (multichannel) e-mail: sales@melt.com.ru http://www.melt.com.ru MELT COPYRIGHT © 2013. All rights reserved. PCB layouts and diagrams contained herein may not be copied, duplicated, or otherwise reproduced with whatsoever means without the prior written consent of MELT Co. The information contained herein may be modified without prior notice. MELT shall not be liable for any errors that could appear in this document, as well as for any direct or indirect losses attributable to the delivery or use of information contained herein. For the most up-to-date specifications, please, visit our server in Internet at http://www.melt.com.ru MELT continuously seeks to enhance the quality and reliability of its products. However semiconductor products are prone to partial or total breakdown as a result of exposure to static electricity or mechanical loads. Therefore, in using our products, one should avoid situations when a fault or failure of MELT products could result in damage to, or loss of, personal property, or personal injury or death. Passed for printing on June 18, 2013. A4 format. Printed in Russia.